







Abhrajyoti Kundu

☆ HOME

MY TEST

BOOKMARKS

A MY PROFILE

REPORTS

BUY PACKAGE

■ NEWS

TEST SCHEDULE

A 1.5

## COMPUTER ORGANIZATION AND ARCHITECTURE (GATE 2023) - REPORTS

OVERALL ANALYSIS COMPARISON REPORT ALL(33) CORRECT(19) INCORRECT(14) SKIPPED(0) Solution Video Have any Doubt ? Q. 31 Which of the following statement is false? A Loops in a program arises temporal locality. In set-associative mapping, a main memory block can be placed in any block of cache. **Correct Option** Solution: In set-associative mapping, a main-memory block can be placed in any block of selected set. Sequential execution of a program arises spatial locality. Your answer is IN-CORRECT Fully-associative mapping requires associative memory for implementation. QUESTION ANALYTICS 0.32 Consider two systems A and B and a program X. System A and system B use 4 and 17 processors respectively. 80% and P% of program X can execute parallely on system A and  $\mathring{B}$  respectively. Speedup achieved by system B with respect to system A on executing program  $\mathring{X}$  is 2. Then the value of P is  $\_$ 85 **Correct Option** Solution: 85 Speedup achieved by system A w.r.t. single processor  $(S_A) = \frac{1}{0.2 + \frac{0.8}{4}} = \frac{1}{0.2 + 0.2} = 2.5$ Speedup achieved by system B w.r.t. single processor  $(S_B) = \frac{1}{\left(1 - \frac{P}{100}\right) + \frac{\left(\frac{P}{100}\right)}{17}}$  $\Rightarrow$  Speedup of system B w.r.t. system A  $(S_{B \to A}) = \frac{S_{B}}{S_{A}}$  $2 = \frac{\left[\frac{1}{\left(1 - \frac{P}{100}\right) + \frac{\left(\frac{P}{100}\right)}{17}\right]}}{2.5}$  $\frac{P}{100} \left( 1 - \frac{1}{17} \right) = 0.8$   $P = \frac{0.8 \times 100}{16} \times 17 = 5 \times 17 = 85$ Your Answer is 17 QUESTION ANALYTICS Q. 33 A non-pipelined processor has average CPI of 3 cycles and clock rate of 2 GHz. After upgrade, processor converted to 5 stage pipeline to latencies 0.3 ns, 0.4 ns, 0.45 ns, 0.75 ns, 0.55 ns. Consider a program has 30% branch instruction and it lead to 2 stage penalty. All other instruction have no penalties. Assume program has large number of instructions. Approximate speedup achieved by new processor over old processor on execution of this program is

